Quiz III Rubric Updated

IIIT-Delhi, Winter 2023 Sujay Deb Tammam Tillo

# Guidelines

Computer Organization

Duration: 45 Minutes Date: May 29, 2023

If you found any ambiguity in any of the questions or there appears to be a lack of information, then write an assumption on the answer sheet to explain your side interpretation of the problem and solve accordingly.

*Note:* There were some typos in the document, and there are some technical corrections. If you found more, please feel free to notify.

### **Problem I: Assembly Program Encoding and Caller-Callee concept:**

10 Points

A microprocessor has 32 general-purpose registers. R31 is the Link/Return\_Address register(LR), and R30 is the stack pointer(SP). Registers R27-R31 are callee-saved, and Register R1-R5 are caller-saved registers. It is recommended to use R1, R2, R3 for passing arguments to the caller function and R4, R5 to return the result from the called subroutine.

ISA followed by the processor and available to the programmer for the Algorithm encoding.

| Instruction<br>(Mnemonic, Operands) | Operation Performed                                                                                                                  |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| MOV R1, R2                          | Copy the content of rigth_hand side specified register(R2) into left_hand_side specified register(R1).                               |
| MVI R1, #Imm                        | Copy the Immediate value into the specified register(R1).                                                                            |
| ADD R1, R2                          | Add the content of specified registers and store the result in Left-side specified register(R1).                                     |
| ADI R1, #Imm                        | Add the content of specified registers with Immediate value and store in the specified register(R1).                                 |
| MUL R1, R2                          | Multiply reg R1, R2 and store the result into the left_hand_side specified register(R1).                                             |
| LD R1, [R2]                         | Load the content from the address, which is stored inside the specified register(R2) into specified register(R1).                    |
| ST R1, [R2]                         | Store the content of register R1 to the address which is stored in specified register(R2).                                           |
| PUSH R1                             | Push the content of the specified register(R1) into stack memory and decrement the stack pointer.                                    |
| POP R1                              | Increment the stack pointer to the next location and then pop the content from the top of the stack into the specified register(R1). |
| BL address                          | Branch and Link to the specified address.                                                                                            |
| HALT                                | Stop the program execution immediately.                                                                                              |
| RET                                 | Return from the subroutine and jump to the address specified in the link register.                                                   |

Please encode the below-mentioned algorithm into an assembly program.

Algorithm of the program to be converted: Partial Logistic Map.

**Note**: "mem" is an arbitrary-chosen memory location. The initial value of x(x) initial) is 3. And the parameter a, b have the value 1,2

```
----- begins ----- Program pseudocode begins ----------
new_mem_location = mem
old x = x initial
xn_dot = xn_dot_calculator(old_x, a, b)
new_mem_location = new_mem_location + 4
new x = old x + xn dot
old_x = new_x
Store "new_x" at [new_mem_loacaton]
xn_dot = xn_dot_calculator(old_x, a, b)
new_mem_location = new_mem_location + 4
new x = old x + xn dot
old_x = new_x
Store "new_x" at [new_mem_loacaton]
Stop
xn_dot_calculator(old_x, a, b)
      temp = a
      temp = temp * old x
      temp = temp + b
      temp = temp * old_x
      Return (temp)
----- Program pseudocode ends ------
```

#### **Solution:**

**Evaluation Note**: If the student is able to encode the main program properly (but incorrect function program) award 5 marks. If the complete code is encoded properly (but without the care of caller-callee concept) award 6 marks. There is a correction in the Blue colored box from register R4 to R5.

| Register Mappi | ng     |        |           |             |                        |
|----------------|--------|--------|-----------|-------------|------------------------|
| R1 = old_x     | R2 = a | R3 = b | R5 = temp | R29 = new_x | R28 = new_mem_location |

Assembly Program of the above-mentioned algorithm.

| S. No | Main Program       | Function Program             |
|-------|--------------------|------------------------------|
| 1     | MVI R28, x         | xn_dot_location:<br>PUSH R31 |
| 2     | MVI R29, #3        | MOV R5 R2                    |
| 3     | MOV R1, R29        | MUL R5, R1                   |
| 4     | MVI R2, #1         | ADD R5, R3                   |
| 5     | MVI R3, #2         | MUL R5, R1                   |
| 6     | BL xn_dot_location | POP R31, SP                  |
| 7     | ADI R28, #4        | RET                          |
| 8     | ADD R29, R5        |                              |
| 9     | ST R29, [R28]      |                              |
| 10    | MOV R1, R29        |                              |
| 11    | MVI R2, #1         |                              |
| 12    | MVI R3, #2         |                              |
| 13    | BL xn_dot_location |                              |
| 14    | ADI R28, #4        |                              |
| 15    | ADD R29, R5        |                              |
| 16    | ST R29, [R28]      |                              |
| 17    | HALT               |                              |
| 18    |                    |                              |

# **Problem IV: Processor Performance evaluation**

1.5 + 1 = 2.5 Points

Two Processors are following the same ISA.

Processor-A operates at 10GHz and executes 0.2 cycles per instruction.

Processor-B operates at 12 GHz and executes 0.5 cycles of instruction.

Calculate the number of Instructions executed by each processor in one second, And which one will serve better in terms of Instructions execution performance.

### **Solution:**

Instructions per cycles = 1 / cycles\_per\_instruction.

Number of instructions executed by processor in one second = Freq\_of\_operation\_of\_processor \* Instructions per cycle.

| Processor-A                                                                         | Processor-B                                                                         |
|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| No of instruction executed in one second = 10GHz * (1 / 0.2) = 50Giga instructions. | No of instruction executed in one second = 12GHz * (1 / 0.5) = 24Giga instructions. |

Processor-A is able to execute more instructions in one second. So, Processor-A is a better choice.

## **Problem II: Processor Pipeline and execution time:**

7.5 Points

Consider a five-stage pipeline where pipeline stages F, D, E, M, and W take 3ns, 4ns, 6ns, 8ns, and 6ns, respectively. There are intermediate storage buffer after each stage and delay of each buffer is 2ns. Assuming each pipeline stage takes one clock cycle to complete, determine the minimum clock period needed to ensure that the pipeline works properly. Also, determine the time needed for the implementation of the following program.

| MUL R4, R3, R7        |
|-----------------------|
| SUB R1, R4, R2        |
| ADD R3, R5, R6        |
| ADD R2, R1, R7        |
| SUB R9, R2, R8        |
| HALT                  |
| Assembly Program ends |

#### **Solution:**

**Evaluation Note**: One mark for each correct instruction pipeline (no marks for HALT). One mark for correct minimum clock period. Execution time calculation account for 1.5 marks.

|                |   | Clock Cycles |   |   |   |   |   |   |   |    |    |    |    |    |    |    |    |    |    |    |
|----------------|---|--------------|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|
| Instruction    | 1 | 2            | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
| MUL R4, R3, R7 | F | D            | Х | М | W |   |   |   |   |    |    |    |    |    |    |    |    |    |    |    |
| SUB R1, R4, R2 |   | F            | F | F | F | D | Х | М | W |    |    |    |    |    |    |    |    |    |    |    |
| ADD R3, R5, R6 |   |              |   |   |   | F | D | E | M | W  |    |    |    |    |    |    |    |    |    |    |
| ADD R2, R1, R7 |   |              |   |   |   |   | F | F | F | D  | X  | М  | W  |    |    |    |    |    |    |    |
| SUB R9, R2, R8 |   |              |   |   |   |   |   |   |   | F  | F  | F  | F  | D  | X  | М  | W  |    |    |    |
| HALT           |   |              |   |   |   |   |   |   |   |    |    |    |    | F  | D  | Х  | М  | W  |    |    |

Minimum clock period =  $max{3, 4, 6, 8, 6} + 2ns = 10ns$ .

Time needed for the execution of the above-mentioned program = 18 \* (8+2) ns = 180 ns.

|                |   | Clock Cycles |   |   |   |   |   |   |   |    |    |    |    |    |    |    |    |    |    |    |
|----------------|---|--------------|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|
| Instruction    | 1 | 2            | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
| MUL R4, R3, R7 | F | D            | Х | М | W |   |   |   |   |    |    |    |    |    |    |    |    |    |    |    |
| SUB R1, R4, R2 |   | F            | D | D | D | D | Х | М | W |    |    |    |    |    |    |    |    |    |    |    |
| ADD R3, R5, R6 |   |              |   |   |   | F | D | E | М | W  |    |    |    |    |    |    |    |    |    |    |
| ADD R2, R1, R7 |   |              |   |   |   |   | F | D | D | D  | Х  | М  | W  |    |    |    |    |    |    |    |
| SUB R9, R2, R8 |   |              |   |   |   |   |   |   |   | F  | D  | D  | D  | D  | X  | М  | W  |    |    |    |
| HALT           |   |              |   |   |   |   |   |   |   |    |    |    |    | F  | D  | Х  | М  | W  |    |    |

Minimum clock period = max{3, 4, 6, 8, 6} + 2ns = 10ns.

Time needed for the execution of the above-mentioned program = 18 \* (8+2) ns = 180ns.

Problem III: Data Hazard: 5 Points → 4 Points

In the below-mentioned assembly program. Find all possible types of Data hazards (RAW, WAR, WAW, RAR).

For any instruction, the syntax is:

INST Dest. Register, Src.Register1, Src.Register2

OR

INST Dest.Register/Src.Register, #ImmValue

----- Assembly Program begins -----

- 1) AND R1,R2,R3
- 2) SUBI R2, #3
- 3) AND R1,R6,R3
- 4) ADD R5,R6,R7
- 5) MUL R4,R1,R2
- 6) ST R2, [R3]
- 7) MUL R7, R8, R2

----- ends ----- Assembly Program ends -----

# **Solution:**

**Evaluation Note**: Every correct hazard detection corresponds to 0.5 mark only. Please do not evaluate the red colored rows.

| Data Hazard                         |                                               |                             |                |
|-------------------------------------|-----------------------------------------------|-----------------------------|----------------|
| Hazard occurring in instruction no. | Hazard Occurred in respect to instruction no. | Hazard occurred in register | Type of Hazard |
| 2                                   | 1                                             | R2                          | WAR            |
| 3                                   | 1                                             | R1                          | WAW            |
| 3                                   | 1                                             | R3                          | RAR            |
| 4                                   | 3                                             | R6                          | RAR            |
| 5                                   | 1                                             | R1                          | RAW            |
| 5                                   | 3                                             | R1                          | RAW            |
| 5                                   | 2                                             | R2                          | RAW            |
| 6                                   | 2                                             | R2                          | RAW            |
| 6                                   | 5                                             | R4                          | RAW            |
| 7                                   | 4                                             | R7                          | WAR            |
| 7                                   | 6                                             | R2                          | RAR            |
| 7                                   | 2                                             | R2                          | RAW            |